# Bias and Sequence of the PE42420 RF Switch





### Summary

This application note describes the correct power-on and power-off states and sequences to prevent damage and ensure proper operation in the correct RF state. The PE42420 with the fast power-on and power off performance with multiple logic controls requires single step  $V_{DD}$  to maintain signal integrity.

### Introduction

**Figure 1** shows the PE42420 functional diagram. This switch requires special biasing and sequencing at all conditions for optimum switching speed and low noise, stable performance.

#### Figure 1 • PE42420 Functional Diagram



©2023, pSemi Corporation. All rights reserved. • Headquarters: 9369 Carroll Park Drive, San Diego, CA, 92121



# **Pin Information**

**Figure 2** shows the pin configuration and **Table 1** provides the pin description information needed for proper operation of the PE42420.

#### Figure 2 • Pin Configuration (Top View)



| Pin No.                                                          | Pin<br>Name | Description                                    |  |  |  |
|------------------------------------------------------------------|-------------|------------------------------------------------|--|--|--|
| 1, 2, 4–7, 9,<br>10–12, 14,<br>15, 18, 19                        | GND         | Ground                                         |  |  |  |
| 3                                                                | RF1*        | RF port                                        |  |  |  |
| 8                                                                | RFC*        | RF common                                      |  |  |  |
| 13                                                               | RF2*        | RF port                                        |  |  |  |
| 16                                                               | CTRL2       | Digital control logic input 2                  |  |  |  |
| 17                                                               | CTRL1       | Digital control logic input 1                  |  |  |  |
| 20                                                               | VDD         | Supply voltage                                 |  |  |  |
| Pad                                                              | GND         | Exposed pad: ground for proper oper-<br>ation. |  |  |  |
| Note: * RF pins 3, 8 and 13 must be at 0 VDC. The RF pins do not |             |                                                |  |  |  |

#### Table 1 • Pin Descriptions for PE42420

Note: \* RF pins 3, 8 and 13 must be at 0 VDC. The RF pins do not require DC blocking capacitors for proper operation if the 0 VDC requirement is met.



# **Test Conditions**

Be aware of the following nominal operating ranges and bias levels shown in **Table 2** prior to power-up and power-down procedures.

 Table 2 • Recommended Operating Conditions for PE42420

| Parameter                                           | Symbol           | Min  | Тур | Мах  | Unit |  |  |
|-----------------------------------------------------|------------------|------|-----|------|------|--|--|
| Supply voltage                                      | V <sub>DD</sub>  | 2.7  |     | 5.5  | V    |  |  |
| Supply current<br>V <sub>DD</sub> = 2.7 to 5.5V     | I <sub>DD</sub>  |      | 120 | 200  | μA   |  |  |
| Digital input high<br>(CTR!, CTRL2)                 | V <sub>IH</sub>  | 1.17 |     | 3.6  | V    |  |  |
| Digital input low<br>(CTR!, CTRL2)                  | V <sub>IL</sub>  | -0.3 |     | 0.6  | V    |  |  |
| Digital input current                               | ICTRL            |      | 9   | 12   | μΑ   |  |  |
| Maximum operating power<br>(RFC-RFX)                | P <sub>IN</sub>  |      |     | 30   | dBm  |  |  |
| Maximum power into termination (RFX) <sup>(*)</sup> | P <sub>MAX</sub> |      |     | 20   | dBm  |  |  |
| Operating temperature range                         | T <sub>OP</sub>  | -40  |     | +105 | °C   |  |  |
| Note: * 100% duty cycle, all bands 50Ω.             |                  |      |     |      |      |  |  |

# Power-up Sequence

This section describes the correct power-up sequence for the PE42420.

1) Before starting the sequence, do NOT apply any RF power.

**NOTE**:  $V_{CTRL}$  and  $V_{DD}$  voltages are independent from each other.  $V_{CTRL}$  voltages can be turned on at any time and in any order in this sequence.

- 2) Set  $V_{DD}$  to 0V.
- 3) Set V<sub>DD</sub> to recommended supply voltage range between 2.7V to 5.5V in a single voltage step. Do not use intermediate voltage steps.
- 4) Apply RF power.

# **Power-down Sequence**

This section describes the correct power-down sequence for the PE42420.

1) Shut off the RF power.

**NOTE**:  $V_{CTRL}$  and  $V_{DD}$  voltages are independent from each other.  $V_{CTRL}$  voltages can be set to 0V or turned off at any time and in any order in this sequence.

2) Set V<sub>DD</sub> from selected operating voltage to 0V or off state in a single voltage step. Do not use intermediate voltage steps.



# Conclusion

The PE42420, when biased at the correct levels and with the correct sequences using single-step  $V_{DD}$ , will guarantee proper RF performance at both power up and power down states. This allows for clean on / off transitions at all logic states.

#### Sales Contact

For additional information, contact Sales at sales@psemi.com.

#### Disclaimers

The information in this document is believed to be reliable. However, pSemi assumes no liability for the use of this information. Use shall be entirely at the user's own risk. No patent rights or licenses to any circuits described in this document are implied or granted to any third party. pSemi's products are not designed or intended for use in devices or systems intended for surgical implant, or in other applications intended to support or sustain life, or in any application in which the failure of the pSemi product could create a situation in which personal injury or death might occur. pSemi assumes no liability for damages, including consequential or incidental damages, arising out of the use of its products in such applications.

#### Patent Statement

pSemi products are protected under one or more of the following U.S. patents: patents.psemi.com

#### **Copyright and Trademark**

©2023, pSemi Corporation. All rights reserved. The Peregrine Semiconductor name, Peregrine Semiconductor logo and UltraCMOS are registered trademarks and the pSemi name, pSemi logo, HaRP and DuNE are trademarks of pSemi Corporation in the U.S. and other countries.